# 4.3

# Low-Power Integrated Circuit Design for Wearable Biopotential Sensing

Sohmyung Ha<sup>1</sup>, Chul Kim<sup>1</sup>, Yu M. Chi<sup>2</sup> and Gert Cauwenberghs<sup>1</sup>

<sup>1</sup>Department of Bioengineering at University of California, San Diego, La Jolla, CA, USA, 
<sup>2</sup>Cognionics, Inc., San Diego, CA, USA

#### 1. INTRODUCTION

Wearable sensor systems require long-term power autonomy with extremely limited power. Circuit techniques dictate the power consumption of the whole system. However, achieving the lowest possible power consumption must not sacrifice system performance. Systematic approaches with holistic considerations are necessary to realize intelligent low-power wearable sensors.

A solid understanding of the biopotential signals and the electrode-body interface is of primary importance for low-power, high-performance sensor design. Therefore, the first two sections review the basics of biopotentials and electrode-body interfaces.

The following considerations and requirements are essential to accomplish low-power circuits for wearable sensors:

- Low input-referred noise  $(1-5 \mu V_{rms})$
- Low power consumption (<100  $\mu$ W) optimizing noise energy efficiency (NEF)
- $\bullet$  Application-dependent signal gain (1–1,000); variable gain in some applications
- Medium to high signal dynamic range (40–80 dB)
- Input impedance much higher than the electrode-body interface (  $>\!10\,\text{G}\Omega)$
- Low to medium frequency range (0.1 Hz-10 kHz); configurable bandwidth in some applications
- DC blocking; or DC coupling not to be affected by electrode offset voltages
- Motion artifact rejection
- High common-mode rejection ratio (CMRR > 80 dB)

- High power supply rejection ratio (PSRR > 80 dB)
- Proper grounding
- Rejection of mains interference
- Small silicon area (<10 mm<sup>2</sup>)
- No or few off-chip components

All these issues are inter-correlated in various ways. A deep understanding of the trade-offs and the challenges are required. The basic trade-offs and architectural design topologies are explained in the following sections. More specific design reviews for low-power amplifier and ADC are covered next. Lastly, more practical considerations for sensor designs are presented.

# 2. BIOPOTENTIAL SIGNALS AND THEIR CHARACTERISTICS

Biopotentials, such as EEG, ECG, EMG, etc., are generated from volume conduction of currents made by collections of electrogenic cells. EEG is the electrical potential induced from collective activities of a large number of neurons in the brain. ECG results from action potentials of cardiac muscle cells, and EMG from contractions of skeletal muscle cells. Various other biopotentials (EOG, ERG, EGG, etc.) also result from collective effects of large numbers of electrogenic cells or ionic distribution.

Almost all biopotentials, including EEG, ECG, and EMG, of which characteristics are shown in Figure 1, range over very low frequency, typically less than 1 kHz. They are very low in amplitude, ranging tens to hundreds of  $\mu$ V when measured by a surface electrode. Since EEG and ECG range down to less than 1 Hz, recording of these signals faces challenges in electrode offset voltage, which may reach up to 100 mV, varying slowly over



FIGURE 1 Characteristics of EEG, ECG, and EMG in relation to mains interference and noise [1-3].

time. In addition, flicker noise of electronic circuitry, which is described further in Section 3.2, falls within the EEG signal range. Also, common-mode interference from the mains and irrelevant biopotentials should be sufficiently rejected.

## 3. ELECTRODE-BODY INTERFACE AND ELECTRODE NOISE

## 3.1 Electrode-Body Interface

The coupling of biopotential signals from the body into the front-end amplifier is accomplished through electrodes. At a fundamental level, the electrode interfaces ionic currents in the body with electrical currents in the electronic instrumentation. In practice, because the electrode comprises the first stage of the signal chain, its properties can dominate the overall noise and performance of the acquisition system, making its design and selection crucially important.

Broadly speaking, there exist three classes of biopotential electrodes in the literature: wet, dry, and non-contact (Figure 2) [3,4]. All types of electrodes ideally measure the exact same biopotential signals and are largely differentiated by the presence of a gel and the resulting contact impedance to the body.

Wet electrodes are the most common type and considered the "gold standard" for both clinical and research applications. A typical wet electrode consists of a silver-silver chloride (Ag/AgCl) metal that is surrounded by a wet or solid hydrogel, containing chloride. Other kinds of metals can be used (gold is common for EEG) if the DC stability of the Ag/AgCl electrode is not necessary. The primary drawbacks with wet electrodes are its longevity and comfort. Wet electrodes degrade as the moisture content evaporates limiting its useful



FIGURE 2 Electrical coupling of the skin-electrode interface for various electrode topologies, including wetcontact gel-based Ag/AgCl, dry-contact MEMS and metal plate, thin-film insulated metal plate, and non-contact metal plate coupling through hair or clothing such as cotton. The insets show examples of practical electrodes for each category [4].

lifetime to, at most, a few days. Many users also report skin irritation and discomfort from the gels and adhesives that contact the skin.

Dry electrodes operate without the use of an explicit wet/gel coupling media. The metal in the electrode directly contacts the skin to couple biopotential signals. In practice, however, virtually all dry electrodes still rely on some degree of moisture which is gathered from the environment or emitted from the body (e.g., sweat). Compared to the wet electrodes, the performance of a dry electrode usually increases over time as more moisture permeates the skin-electrode interface, resulting in increased coupling. On bare skin, dry electrodes normally exhibit higher contact impedances than wet electrodes — on the order of hundreds of  $k\Omega$  versus tens of  $k\Omega$  [5]. However, with modern high input impedance amplifiers, this is rarely an issue. As with wet electrodes, Ag/AgCl contact materials tend to show the best performance, especially in terms of drift noise, which is important for diagnostic ECG applications.

There are also dry contact electrodes with capacitive coupling between the electrode and the body instead of coupling via galvanic conduction. Capacitive contact electrodes utilize a thin dielectric layer to form an insulated contact to the body. Compared to standard dry contact electrodes, capacitive electrodes offer a galvanically isolated, chemically inert surface, maximizing user safety and electrode longevity. However, the capacitive interface precludes the measurement of true DC potentials and may result in long settling times depending on the bias resistor and the amount of coupling to the body. In other respects, the capacitive contact electrodes operate similar to dry contact electrodes.

The final type of electrodes, non-contact, can be thought of as a special case of dry electrodes. They operate not only without gel, but also through an insulation layer such as clothing, enabling signal acquisition without direct skin contact. As expected, the coupling impedance can be very high, on the order of tens of pF in parallel with hundreds of  $M\Omega$ . Obtaining acceptable signals requires the use of special, very high input impedance active electrodes. Because there is no direct skin contact, movement artifacts are a major, unsolved issue, especially for ambulatory use. Non-contact electrodes are also highly sensitive to environmental conditions such as humidity and the exact insulating material. Non-contact electrodes tend to work well on natural fabrics (e.g., cotton) under high humidity where the fabric actually becomes slightly conductive, offering a galvanic path to the skin. In contrast, it is difficult to obtain acceptable signals on high insulating synthetic fabrics (e.g., polyester) due to triboelectric artifacts.

#### 3.2 Electrode Noise

In addition to the circuit noise from the amplifier components, electrodes can be a significant noise contributor in the signal chain [4,6]. Unlike circuit noise, however, comprehensive models for electrode noise do not exist, in part because the mechanisms for electrode noise are not well understood. In general, electrode noise is strongly correlated with the contact impedance, but the actual level is significantly higher than just the thermal noise from the resistive portion of the impedance.

The aggregate sum of the electrode noise sources can be quite large, on the order of  $\mu V/\sqrt{Hz}$  at 1 Hz, even for wet electrodes. This far exceeds the noise contribution of circuit components, illustrating the importance of proper electrode selection. Due to integrated

current noise, both wet and dry electrodes have sharp  $1/f^2$  spectra, which show up as baseline drifts in the time domain.

Non-contact electrodes can pick up additional noise from the insulating material between the metal and skin. As an example, acquiring signals through fabrics can be noisy due to the intrinsic high resistance of the fabric ( $>100~\mathrm{M}\Omega$ ). This amounts to the equivalent of inserting a large resistor in series with the amplifier input and can add significant noise in the signal bandwidth.

# 4. LOW-POWER ANALOG CIRCUIT DESIGN TECHNIQUES FOR BIOPOTENTIAL SENSORS

Power consumption of a circuit can be estimated by accumulating the products of supply voltage  $V_{DD}$  for each block with its current. All strategies for low power design are simple combinations of reducing supply voltage and current. However, there are several considerations and limitations in pursuit of low power design without compromising the performance of the system. Trade-offs between noise, bandwidth, dynamic range, and several other should be considered, and a deep understanding of basic principles is necessary. Fundamental trade-offs and essential low-power analog design techniques for biopotential sensors are discussed in this section.

# 4.1 Subthreshold Weak Inversion Operation of MOS Transistors

Figure 3(a) illustrates a cross-section of fabricated NMOS and PMOS field-effect transistors in an integrated circuit CMOS process. Both have four terminals: gate (G), source (S), drain (D), and body (B). Their schematic drawing symbols are depicted in Figure 3(b). MOSFET operation can be separated into two modes according to the voltages between gate and source terminals: strong inversion and weak inversion (or subthreshold) operation, as shown in Figure 3 (c).

Counter to standard practices in analog CMOS circuit design, the weak inversion (subthreshold) region of CMOS operation has proven a favorable regime for low-power biomedical circuit design. In conventional design and particularly for high-speed applications, weak inversion operation has been considered as non-ideality in the cut-off region and its current has been labeled as leakage current. Recently, weak inversion has become increasingly important because its low power and low bandwidth characteristics are well suited for biomedical and other low-power sensor applications, owing to superior transconductance efficiency. Furthermore, transistors in deep submicron technology operating in weak inversion do not suffer from many process-dependent problems plaguing the above-threshold strong inversion region, such as gain-limiting effects of velocity saturation in electron and hole mobility [7].

Transistor model equations in weak inversion are simpler, are more transparent, and scale over a wider range than in strong inversion. The electron energy of a transistor in weak inversion is based entirely on the Boltzmann distribution, independent of process technology. The drain current through the transistor channel flows not by drift, but by



FIGURE 3 (a) Cross-section of NMOS and PMOS FETs fabricated in a CMOS process, (b) their schematic drawing symbols, and (c) logarithm of drain current  $I_D$  as a function of gate-source voltage with body tied to source, and drain voltage biased in the saturation region.

diffusion, and changes exponentially with gate voltage. Thus, weak inversion operation is particularly well suited for implementing translinear circuits and log-domain filters.

Drain current  $I_{DS}$ , transconductance  $g_m$ , and unity-gain frequency  $f_t$  in weak inversion are as follows [8]:

$$i_{DS} = i_{DS0} \frac{W}{L} e^{v_{GS}/(nVt)} (1 - e^{-v_{DS}/V_t})$$
 (1)

$$g_m = \frac{I_{DS}}{nV_t} \tag{2}$$

$$f_t = \frac{I_{DS}}{2\pi n V_t (C_{gs} + C_{gd} + C_{gb})} \propto I_{DS}$$
 (3)

Because the transconductance is linearly proportional to drain current, so is unit-gain frequency. Thus, the trade-off between current and bandwidth is very straightforward: the larger the current, the wider the bandwidth.

Thermal noise in saturation and weak inversion is proportional to drain current as follows [9]:

$$\overline{i_{n.th}^2} = 2q\overline{I_{DS}}\Delta f \tag{4}$$

where  $\Delta f$  is the signal bandwidth. The relative noise (inverse of the signal-to-noise ratio) is inversely proportional to drain current:

$$\frac{\overline{I_{n,th}^2}}{\overline{I_{DS}^2}} = 2q \frac{\Delta f}{\overline{I_{DS}}} \tag{5}$$

Therefore, signal-to-noise ratio is linearly proportional to bias current  $I_{DS}$  in weak inversion. For a majority of biomedical applications with narrow signal bandwidth, the lower currents of circuits in weak inversion still offer adequately large signal-to-noise ratio at maximum energy efficiency.

Flicker noise, also known as 1/f noise or pink noise, is also a significant noise source at low frequency. Random captures of carriers in traps near the Si/SiO<sub>2</sub> interface and some other mechanisms are known to be a main source of 1/f noise [10,11], which is given by

$$\overline{t_{n,f}^2} = \frac{g_m^2 K}{C_{ox} WL} \cdot \frac{1}{f} \Delta f \tag{6}$$

where K is a process-dependent constant, W and L are width and length of the MOS transistor, and  $C_{ox}$  is the gate oxide capacitance. PMOS transistors are known to have less 1/f noise than NMOS transistors, and therefore should be used in the input differential pair of a front-end amplifier for low-noise low-frequency applications in biosensing. Enlarging the MOS device size also decreases 1/f noise inversely proportional to area.

The 1/f noise corner frequency  $f_c$  serves as an important indication for the proportion of 1/f noise relative to thermal noise over the spectrum. The 1/f noise corner  $f_c$  is defined as the frequency at which 1/f noise and thermal noise are at equal magnitude, which in weak inversion is given by

$$\overline{i_{n,th}^2} = \overline{i_{n,f}^2}$$

$$2nkTg_m \Delta f = \frac{g_m^2 K}{C_{ox}WL} \cdot \frac{1}{f_c} \Delta f$$

$$f_c = \frac{K}{C_{ox}WL} g_m \frac{1}{2nkT}$$
(7)

The 1/f noise corner can vary from a few 100 Hz to a few MHz depending on quality of process fabrication. Also, it depends on bias current: the lower the bias current, the lower the 1/f noise corner and hence the smaller the relative 1/f contribution to the overall noise.

For low-noise biomedical applications such as EEG acquisition, chopper stabilization techniques are widely used to reduce 1/f noise further. To be effective, the chopping frequency needs to be significantly higher than the 1/f noise corner frequency, typically ranging between 100 Hz and 10 kHz in these applications. Other techniques such as autozeroing and correlated double sampling can be used to reduce 1/f noise as well.

Three types of currents in MOS transistors need careful consideration in biomedical circuit design, below. These three are depicted in Figure 3(a) as subthreshold current  $I_{sub}$ , gate leakage  $I_g$ , and pn-junction reverse-bias leakage  $I_{np}$  [12].

| TABLE 1 | Measured Performa | ces of State | -of-the-Art | Instrumentation | Amplifiers |
|---------|-------------------|--------------|-------------|-----------------|------------|
|---------|-------------------|--------------|-------------|-----------------|------------|

|                                     | Harrison 2003 [13]  | Yazicioglu 2008 [14] | Zou 2009 [15]         | Verma 2010 [16] |
|-------------------------------------|---------------------|----------------------|-----------------------|-----------------|
| Application                         | Neural              | EEG                  | Multimodal            | EEG             |
| VDD [V]                             | 5                   | 3                    | 1                     | 1               |
| Power [μW]                          | 80                  | 6.9                  | 0.337                 | 3.5             |
| Bandwidth [kHz]                     | 7.2                 | N/A                  | 0.292                 | N/A             |
| Low-frequency Cut-off [Hz]          | 0.025               | N/A                  | 0.005 - 3.6           | N/A             |
| Input-Referred Noise [ $\mu Vrms$ ] | 1.6                 | 0.59                 | 2.5                   | 1.3             |
|                                     | (0.025 Hz- 7.2 kHz) | (0.5-100 Hz)         | (0.05-460 Hz)         | (0.5-100 Hz)    |
| NEF                                 | 4.0                 | 4.3                  | 3.26                  | N/A             |
| CMRR [dB]                           | ≥ 83                | > 120                | ≥ 71.2                | > 60            |
| PSRR [dB]                           | ≥ 85                | N/A                  | ≥ 84                  | N/A             |
| Input Impedance [M $\Omega$ ]       | N/A                 | > 1000               | N/A                   | >700            |
|                                     | (~ 20 pF)           |                      | $(\sim 8 \text{ pF})$ |                 |
| Area [mm <sup>2</sup> ]             | 0.16                | 0.45                 | < 0.5                 | 0.3             |

## 4.2 Requirements for Instrumentation Amplifiers

One of the most challenging parts in the design of wearable physiological monitoring systems is the implementation of instrumentation amplifiers (IAs), which acquire biopotentials from electrodes and perform analog signal processing and conditioning.

IAs are subject to almost all the challenging design specifications as discussed in the introductory section. As a point of reference, measured performances of some state-of-the-art IAs are shown in Table 1.

# 4.3 Basic Instrumentation Amplifier

A classic three-opamp IA is adequate for achieving large input impedance, large CMRR, and sufficient gain. However, it consumes large power and area since it uses three amplifiers [17]. For a micropower biopotential acquisition front-end, the configurations shown in Figure 4(a) and (b) are widely used [13]. The AC-coupling input capacitors  $C_C$  block electrode offset voltages. Owing to favorable matching performance of capacitors in integrated C.

In MOS processes, the gain can be precisely controlled. A large resistor  $R_f$ , typically substituted by a pseudoresistor or a switched-capacitor circuit (Figure 10), establishes DC biasing of the voltage at the input nodes of the amplifier and performs highpass filtering together with  $C_f$ . Mismatch in capacitor values results in degradation of CMRR. A practical



FIGURE 4 A general architecture of (a) single-ended output and (b) fully differential instrumentation amplifier [13].

CMRR that these architectures can achieve is about 60 to 70 dB. In addition,  $C_c$  dominates the input impedance. Therefore, the value of  $C_C$  needs to be set by considering CMRR and the input impedance.

The transfer function of the IA is as follows [13]:

$$A_{V}(s) = \frac{C_{C}}{C_{f}} \cdot \frac{1 - \frac{sC_{f}}{g_{m}}}{\left(1 + \frac{1}{sR_{f}C_{f}}\right) \cdot \left(1 + \frac{s(C_{C} + C_{L} + C_{C}C_{L}/C_{f})}{g_{m}}\right)}$$
(8)

where  $g_m$  is transconductance of the OTA. Its passband gain is determined by the ratio of capacitors  $C_c$  to  $C_f$ . The high-pass cut-off frequency,  $f_{HP}$ , is given by

$$f_{HP} = \frac{1}{2\pi R_f C_f} \tag{9}$$

The lowpass cut-off frequency,  $f_{LP}$ , is controlled by the load capacitor  $C_L$  and is approximately given by

$$f_{LP} \cong \frac{g_m C_f}{2\pi C_C C_L} \tag{10}$$

when  $C_L \gg C_f$  and  $C_C/C_f \gg 1$ . The right-half-plane zero at  $g_m/2\pi C_f$  can be canceled by inserting a  $1/g_m$  resistor in series with  $C_f$ . However, it can be ignored in many cases because it is located at much higher frequency than the frequency range of interest for biomedical applications.

The main noise contributors of the single-stage IA are the OTA and the feedback resistor  $R_f$ . The input-referred noise due to these sources is

$$\sqrt{\overline{v_{ni,R_f}^2}} = \sqrt{\frac{4kT}{R_f}} \cdot \frac{1}{2\pi f C_{in}}$$

$$\sqrt{\overline{v_{ni,A_{amp}}^2}} = \sqrt{\overline{v_{ni,sys}^2}} \cdot \left(\frac{C_f + C_{in} + C_C}{C_C}\right)$$
(11)

where  $C_{in}$  refers to parasitic capacitance at the OTA input nodes  $V_{IN1}$  and  $V_{IN2}$  [17]. The noise from  $R_f$  can be dominant at low frequencies of interest. Thus, the following criteria needs to be met in order to reduce the contribution of the noise from  $R_f$  [18]:

$$C_C \ll \frac{2}{3} \frac{f_{LP}}{f_{HP}}$$
 where  $f_{LP} \approx \frac{g_{m1} C_f}{2\pi C_C C_L}$  and  $f_{HP} = \frac{1}{2\pi R_f C_f}$  (12)

In practical circuits, the noise from the OTA is typically dominant over the noise from  $R_f$  [18].

As a benchmark in the design of front-end IAs for low noise and low supply current, the noise efficiency factor (NEF) is used to compare the current-noise performance:

$$NEF = V_{rms,in} \sqrt{\frac{2I_{tot}}{\pi V_t \cdot 4kT \cdot BW}}$$
 (13)

where  $V_{rms,in}$  is the total input-referred noise,  $I_{tot}$  is the total current drain in the system,  $V_t$  is the thermal voltage, and BW is the -3-dB bandwidth of the system [19]. NEF corresponds to the normalized supply current relative to that of a single BJT with ideal current load for the same noise level, defining the theoretical limit (NEF = 1). In practice, differential IAs with input differential pairs incur twice the supply current for the same transconductance, with NEF values greater than 2. The state-of-the-art IAs typically have NEF of 2.5 to 10. It should be noted that NEF is a trade-off between bandwidth, noise, and current — not power.

# 4.4 Amplifier Design Techniques and Considerations

The operational transconductance amplifier (OTA) is the most important block in an IA, as shown centrally in Figure 4 (a) (single-ended) and (b) (fully differential). Among many kinds of amplifiers, the most popular two amplifiers, symmetrical OTA (or current mirror OTA) and folded cascode OTA, are shown in Figure 5 [13,16]. Both are one-stage amplifiers since both have only one high-impedance node at  $V_{OUT}$ . The gain of both amplifiers is the product of the transconductance of the input pair and the output impedance. Fully differential amplifiers (not shown) add complexity in the design with the need for common-mode feedback, but offer superior CMRR and PSRR over single-ended solutions.



FIGURE 5 (a) Symmetrical OTA and (b) folded cascode OTA.

#### 4.4.1 Noise and Power Perspective

Noise of the front-end amplifier for biomedical applications is critical. With given transconductances  $g_{m1}$  for  $M_1$ - $M_2$ ,  $g_{m3}$  for  $M_3$ - $M_6$  and  $g_{m7}$  for  $M_7$ - $M_8$ , the input-referred thermal noise for the each amplifier in Figure 5 is as follows [13]:

$$\overline{v_{ni,sym}^2} = \frac{16kT}{3g_{m1}} \left( \frac{3}{4}n + 2\frac{g_{m3}}{g_{m1}} + \frac{g_{m7}}{g_{m1}} \right) \Delta f \tag{14}$$

$$\frac{\overline{v_{ni,folded}^2}}{\overline{v_{ni,folded}^2}} = \frac{16kT}{3g_{m1}} \left(\frac{3}{4}n + \frac{g_{m3}}{g_{m1}} + \frac{g_{m7}}{g_{m1}}\right) \Delta f \tag{15}$$

where n is dependent on the capacitance ratio between depletion and oxide capacitance, which is generally between 1.2 and 1.8. In these equations,  $M_1$  and  $M_2$  are assumed in the weak inversion region while the others are in the strong inversion region. The effect from cascode MOSFETs are negligible in terms of noise. These equations clearly show that in order to obtain good noise performance,  $g_{m1}$  should be as large as possible. With a given bias current, the input pair transistors  $M_1$ - $M_2$  should operate in the weak inversion for higher  $g_m | I_D$  efficiency. In contrast,  $M_3$ - $M_8$  need to be in the strong inversion region in order to get lower  $g_m$ . Due to the approximation that  $g_{m1}$  is much larger than  $g_{m3}$  and  $g_{m7}$ , the input-referred noise is simplified by

$$\overline{v_{ni,sym}^2} \approx \overline{v_{ni,folded}^2} \approx \frac{4nkT}{g_{m1}} \Delta f = \frac{4n^2kTV_t}{I_1} \Delta f \propto \frac{1}{\text{current}}$$
 (16)

With a proper sizing in the amplifier, there is only one factor that can be manipulated by circuit designers: current. Therefore, the trade-off between power consumption and noise is straightforward: the larger the current, the lower the noise.

For more stringent constraint in power consumption, the telescopic amplifier is superior to the other amplifiers because it has only two branches. However, output swing range is much narrower than the two amplifiers aforementioned.



FIGURE 6 Transconductance efficiency (a) as a function of bias current with a fixed size (W/L = 100) and (b) as a function of size with a given bias current ( $I_D = 100 \text{ nA}$ ).

#### THE g<sub>m</sub>/I<sub>D</sub> DESIGN METHODOLOGY

The  $g_m/I_D$  design methodology is very practical for low-power and low-noise design [20,21]. The transconductance efficiency  $g_m/I_D$  indicates the efficiency of a transistor in achieving higher gain with lower current.  $g_m/I_D$  is larger in the weak inversion than in the strong inversion, as shown in Figure 6(a). It means that a transistor operates more efficiently in weak inversion. As Figure 6(b) depicts, the operation region of a transistor with a given bias current can be manipulated by sizing for desired transconductance efficiency. However, it should be noted that larger device size for higher transconductance efficiency consumes larger area, inducing larger parasitic capacitances.

# 4.4.2 Stability Perspective

Negative feedback is utilized in almost all amplifiers to acquire a precise gain, set independent of the open-loop gain by a feedback ratio of linear passive components, along with widened bandwidth and increased noise suppression. However, feedback in high-gain systems may be subject to possible sources of instability, which requires careful design consideration. IAs for biomedical applications do not require wide bandwidth since the frequency range of interest is rather low, typically less than 1 kHz. However, due to low-power constraints, typical currents are a few tens to hundreds of nA, and transistors are typically sized large for better matching and low noise performance, resulting in low conductances over large parasitic capacitances, which may worsen the stability.

Figure 7 shows an open-loop Bode plot for the amplifiers. Since  $V_{OUT}$  is the only high-impedance node (as mentioned above), the pole at  $V_{OUT}$  is located at very low frequency. The feedback establishes the closed loop gain indicated by the dashed horizontal line in Figure 7. The intersection of the closed loop gain of the feedback and open loop gain of the amplifier determines the unity loop-gain frequency  $f_K$ . The phase margin is given by



FIGURE 7 Open-loop Bode plot for the one-stage amplifiers.

Phase Margin = 
$$90^{\circ} - \tan^{-1} \frac{f_K}{f_{v2}}$$
 (17)

where  $f_{P2}$  is the second pole frequency. The position of the second pole is hence critical in the phase margin. If  $M_3$ - $M_8$  in Figure 5 (a) and (b) are assumed to have identical overdrive voltage,  $V_3$  node has larger gate capacitance due to the larger device size, and may generate the second pole. However, this pole is always followed by a zero due to double signal paths, so it does not affect the phase margin seriously. Furthermore, in a fully differential amplifier, the pole-zero pair at the  $V_3$  node is not induced. The pole at  $V_2$  may be lower than the pole-zero pair due to the large junction capacitances of  $M_1$  and  $M_2$ , which are sized for large input-pair transconductance and low 1/f noise. In some cases, this may generate a doublet, causing relatively long settling time, although within acceptable range for biomedical applications.

# 4.5 Noise Across Sampling Capacitor

Thermal noise in a resistor can be modeled by the Nyquist-Johnson noise [22,23] as a series voltage source or a parallel current source as follows:

$$\overline{v_{n,R}^2} = 4kTR\Delta f$$

$$\overline{t_{n,R}^2} = \frac{4kT}{R}\Delta f$$
(18)

Thermal noise, which is induced by random electron motions, is proportional to the absolute temperature.

An ideal capacitor induces no noise. However, due to ohmic coupling with nearby resistive elements such as switches in most practical settings, the integrated noise in a sampling capacitor is typically

$$\overline{v_{n,C}^2} = \frac{kT}{C} \tag{19}$$

It depends only on the capacitor size, other than absolute temperature. This also implies that the noise voltage is inversely proportional to root of capacitance. A 100-fold larger capacitor is required in order to decrease noise voltage 10-fold. Where kT/C noise limits the system's performance, it is difficult to overcome noise just by enlarging the capacitor size.



**FIGURE 8** (a) A simplified biopotential architecture with an amplification stage and an ADC. (b) The inputreferred integrated noise as functions of the capacitance C and the amplification gain  $A_V$ .

Figure 8(a) depicts the main functional components of a typical biopotential sensor architecture. It consists of an amplification stage and an ADC with a sample-and-hold input. Figure 8(b) shows the input-referred noise due to the kT/C noise of the sample-and-hold circuit with respect to the capacitor size and the gain  $A_V$ . The horizontal dashed lines refer to the required noise levels for sensing different types of biopotential signals. In order to avoid off-chip components, capacitor size is limited to be a few pF typically. Therefore, for the ADC with a sample-and-hold input, pre-amplification is required in order not to be affected by kT/C noise. Note though that for ADCs without sample-and-hold input such as a continuous  $\Delta\Sigma$  ADC, pre-amplification may not be necessary.

Autozeroing techniques to an AC-coupled front-end could in principle be used to bypass electrode offset voltage issues and cancel 1/f noise [24]. However, just kT/C noise for 1-10 pF sampling capacitance is about tens of  $\mu V$  as shown by the  $A_V=1$  curve in Figure 8 (b). Therefore other circuit techniques that do not rely on capacitive sampling, such as chopper stabilization, are typically used to mitigate low-frequency noise.

# 4.6 Chopper Stabilization Techniques

The chopper modulation technique is widespread and essential to mitigate 1/f noise and other low-frequency noise, such as popcorn noise, voltage offsets, and drifts. It is particularly used for sensitive acquisition of relatively weak biopotentials such as EEG, which requires very low input-referred noise, less than  $1-2 \mu V_{rms}$ .

The principles of the chopper modulation technique for amplifiers, which have been extensively studied [24–27], are illustrated in Figure 9. The low-frequency band-limited input signal  $V_{in}$  is modulated in front of the amplifier by a square-wave chopping signal. The resulting waveform is  $V_a$ : now the signal is lifted to the chopping frequency  $f_{ch}$ , and the low-frequency aggressors do not fall within the signal band. After amplification and demodulation with the same chopping signal in  $V_b$ , the amplified input signal is shifted back to DC and the aggressors are now moved to  $f_{ch}$ . All the undesired aggressors and the



1 2 3 4 f/f<sub>ch</sub> 1 2 3 4 f/f<sub>ch</sub>

FIGURE 9 (a) Block diagram and (b) frequency-domain illustration of the principle of the chopper technique [3].

harmonics are filtered out through the low-pass filter, and the desired input signal is restored at the output  $V_{out}$ .

There are mainly two challenges involved in the design of a chopper-stabilized amplifier: residual offset and output ripple [28].

The residual offset is mainly caused by non-idealities of the input chopper modulator. The mismatch of the clock-feedthrough and the charge injection in the input chopper generates spikes, which are demodulated at the output chopper into a residual output offset. In order to minimize the offset, at first, careful design and layout is required. A continuous [14,16,28,29] or digital [30] DC servo-loop can reduce the residual offset, and mitigate the signal distortion problem that is caused by the finite bandwidth of the amplifier. Also, filtering techniques [31–33] can be applied to resolve the issue.

Output ripple is induced by the input offset of the amplifier, and can saturate the output of the amplifier because the offset is also amplified. The ripple can be reduced by a continuous ripple-reduction loop [28] and a digital foreground calibration [30].

# 4.7 Pseudoresistors for Sub-Hz High-Pass Cut-Off

The high-pass cut-off frequency needs to be well below 1 Hz for typical biomedical signals, including ECG and EEG. The high-pass cut-off frequency of the typical IA in Figure 4 is determined by the time constant formed by its coupling capacitance  $C_c$  and feedback resistance  $R_f$ . Realizing sub-Hz time constants with on-chip capacitors and poly-resistors consumes an impractically large area for practical implementation in a chip. Using a 1–10 pF capacitor and a PMOS-based (MOS-bipolar) pseudoresistor is the dominant method. An alternative approach to implement high resistances is based on switched-capacitor logic.

The most prevalent solutions are PMOS-based MOS-bipolar pseudoresistors as shown in Figure 10(a-f). The most basic topology among these is a PMOS whose gate and body



FIGURE 10 On-chip pseudoresistor implementations: (a) single MOS-bipolar pseudoresistor; (b) pseudoresistor with two MOS-bipolar elements in series for twice higher resistance and greater voltage range; (c) symmetrical version with outwardly connected gates; (d) symmetrical version with inwardly connected gates; (e) voltage-biased pseudoresistor for resistance tunability; (f) balanced tunable pseudoresistor with wider linear range; (g) switched-capacitor implementation; and (h) switched-capacitor implementation with 10-times larger effective resistance than (g) [3].

terminals are connected as in Figure 10(a) [34,13]. The gate-connected drain is recommended to be placed in a leakage-sensitive side such as the floating inputs of an OTA. The resistance between the two nodes  $V_A$  and  $V_B$  is at its maximum when they are equal. When  $V_A > V_B$ , the forward pn-junction current flows. When  $V_A < V_B$ , the through current is dominated by substrate leakage current. The two currents are unbalanced, and so is the resistance. The pseudoresistors of two PMOSs with different configurations are shown in Figure 10(b-d) [35,36]. A configuration with the PMOS gate connected to a bias voltage in Figure 10(e) results in a controllable resistance by gate voltage [36–38].

However, the resistance of the PMOS-based pseudoresistors in Figure 10(a—e) drops drastically when the voltage across moves away from zero, inducing signal-dependent distortion while limiting the voltage dynamic range [39]. The pseudoresistor in Figure 10 (f) has balanced resistance with wider linear range up to a few hundred mV. An even wider linear range can be achieved by using an auxiliary amplifier [40].

Switched-capacitors can be also used to implement high resistance on-chip as shown in Figure 10(g). In this topology, switching frequency  $f_s$  controls the resistance precisely by

$$R = \frac{1}{f_S C}$$

where C is capacitance of the capacitor in the middle. In order to obtain resistance as large as 1 T $\Omega$ , both  $f_s$  and C should be made as small as C = 1 fF and  $f_S = 1$  kHz. However, a 1 fF is too small for manufacturability, and a 1-kHz clock is also not adequate for biomedical applications because of its close proximity to signal frequencies of interest. The switched-capacitor pseudoresistor in Figure 10(h) realizes a 10-fold resistance increase by charge sharing in the switched-capacitor circuits [16]. This topology mitigates the manufacturability and interference issues.

# 4.8 CMRR Enhancement Techniques

Common-mode interference is a difficult challenge for biomedical signal sensing systems. The major source of the interference comes from electric power lines, which are



FIGURE 11 An instrumentation amplifier with DRL.

electrically coupled to the human body. High CMRR is required in the system to reject the common-mode interference in order to ensure high signal quality.

Accurate component matching between differential signal lines and between the channels is the most fundamental requirement to accomplish high CMRR. Good matching involves techniques from careful layout to smart architectural design choices. For example, the regulated cascode current mirror [41] in the current sources and the fixed- $V_{DS}$  input pair can enhance CMRR because the techniques decrease mismatch between the differential signals over wide dynamic range [33]. Furthermore, the mains interference can be rejected by a mixed-signal notch filter [42].

The most effective and popular techniques to enhance CMRR are active grounding by the driven right leg (DRL) technique and input impedance-boosting techniques.

## 4.8.1 DRL Technique

The DRL technique feeds the amplified input common-mode voltage into the body through an additional electrode, which has been placed on the right leg for ECG measurements. This negative feedback reduces the impedance in the feedback loop, attenuating the common-mode interference voltage at the sensor inputs [43,44] by factor of the feedback loop gain.

Figure 11 depicts an example implementation of a capacitive DRL circuit interfacing with a 3-OTA IA, requiring one additional OTA.  $V_{CM}$  represents the common-mode voltage sensed as the average of the two electrode inputs. The DRL circuit drives this common-mode voltage to a virtual ground through high-gain feedback to the body.  $R_o$  is typically on the order of M $\Omega$  in order to limit current flowing to the body for safety.

From two electrode inputs,  $V_{IN+}$  and  $V_{IN-}$ , to the DRL electrode  $V_{DRL}$ , the gain of the negative feedback loop  $A_{V,DRL}$  can be simplified by

$$A_{V,DRL} = -\frac{C_f}{2C_{CM}}$$
 20)

By the feedback, the electrode impedance and the common-mode voltage are reduced by factor  $1 + A_V$ . In order to obtain large gain in the DRL circuit, an open-loop amplifier can be employed [45]. However, the feedback by the DRL circuit requires careful design for stability. Typically, large capacitance up to a few nF for  $C_f$  [46] is required to ensure stability due to variation in electrode impedances. A digitally assisted DRL circuit has the capability to have larger gain at the mains frequency for higher rejection and lower gain elsewhere for stability [47]. In dry electrode applications, common-mode feedback to one of the differential inputs in the front-end increases CMRR, and ensures its stability independent of electrode impedance variations [30].

#### 4.8.2 Input Impedance-Boosting Techniques

Variations and mismatch in electrode impedances also degrade CMRR, reduce signal amplitude, and make the system more susceptible to movement artifacts. Thus, the input impedance of the biopotential sensor should be much higher than the impedance of the electrode and the interface between the body and the electrode. In many cases, the input impedance of biopotential sensors is limited by the parasitic switched-capacitor resistance of the input chopper [14,29,33] or by the AC-coupled input capacitors [13,15,16]. A positive feedback can bootstrap the AC-coupled input capacitors to boost the input impedance [30,48,49], achieving input impedance on the order of  $G\Omega$ . In order to further boost the input impedance to  $T\Omega$  levels, a unity-gain amplifier with active shielding can be used to bootstrap capacitance of the input transistor and all other parasitic capacitance [50].

#### 5. LOW-POWER DESIGN FOR ADCS

Digitization of recorded and processed analog signals is necessary for further digital signal processing and digital RF communication. The tight power and low noise constraints demand ultra-low power ADCs at low frequency range (1–10 kHz) without sacrificing noise performance, while requiring no or very little static current drain and scalable power consumption with respect to sampling rate for multi-modal recording applications. Both successive-approximation-register (SAR) ADC and oversampling  $\Delta\Sigma$  ADC are superior architectures for achieving the specifications with the lowest power dissipation.

SAR ADC is the dominant architecture for low-power medium-resolution (8–10 bits) biomedical applications due to its simple architecture involving few analog circuits and its low power consumption at low frequency without static power consumption [16–17,45,51–56]. A typical SAR ADC consists of SAR logic, a clocked-comparator, and a capacitor input DAC as shown in Figure 12. It performs a binary-search-based successive approximation of the sampled input by controlling the switching logics of the input capacitor DAC while producing a one-bit quantization result per each clock from MSB to LSB [57–58].

There are many techniques and architectures to minimize the power consumption of an SAR ADC. Using main and sub binary weighted DAC arrays with a series attenuation capacitor can reduce the total size of the capacitor array; leading to reduced power



**FIGURE 12** A general architecture of differential SAR ADC.

consumption in the ADC driver and also in the capacitor DAC [59]. Also, the folded capacitor DAC architecture with divided reference voltages reduces the size of capacitor DAC, resulting in further power savings [52]. Using charge-recycling switching methods results in further saving of switching power consumption in the capacitor DAC [60].

SAR ADCs are generally considered to be most energy efficient for medium-precision low-sampling-rate digitization. However, most micropower SAR ADCs operate at signal levels substantially (3–4 orders of magnitude) greater than the typical signal level of physiological signals (Figure 1). They require a significant amplification before analog-to-digital conversion for sub- $\mu$ V resolution. Furthermore, sampling at Nyquist frequency demands anti-aliasing filtering. The cost of amplification and anti-aliasing filtering are often not accounted for in ADC energy metrics. Most critically, sampling of biopotentials at  $\mu$ V resolution is problematic due to kT/C sampling noise on capacitors; several tens of  $\mu$ V for pF-range size limits on capacitors in integrated circuits.

 $\Delta\Sigma$  ADCs are an alternative solution with the following strengths [61–65]:

- Resolution and sampling rate can be dynamically reconfigured, with sampling rate proportional to power consumption, so they are adequate for multimodal biopotential sensor applications.
- They include only a few simple analog components.
- They are suited for low-power and low-voltage operation.
- They can achieve high resolution such as 12–16 bits easily without complex circuit and layout techniques.
- For continuous-time  $\Delta\Sigma$  topologies, there is no kT/C sampling noise.

A Gm-C incremental  $\Delta\Sigma$  ADC with widely configurable resolution and sampling rate is shown in Figure 13 [61]. A transconductance ( $G_m$ ) cell converts the differential input voltage signal to a current, approximately linear over the voltage range of typical biopotentials. The difference between this current and a feedback current is integrated and the resulting voltage is compared for three-level quantization of the feedback current,



**FIGURE 13** A biopotential acquisition system utilizing  $G_m$ -C incremental  $\Delta\Sigma$  ADC [61].

implementing a continuous-time first-order  $\Delta\Sigma$  modulator. A continuous-time oversampling ADC avoids the need for anti-aliasing filter and sample-and-hold circuits preceding the ADC. In addition, its duty cycle control feature in the feedback offers precise digital gain programmability from 1 to 4,096.

Another example incremental  $\Delta\Sigma$  ADC for non-invasive biopotential recording is given in Figure 14 [62]. It receives unbuffered biopotential signals and performs amplification, signal conditioning, and digitization using only a single OTA.

Another alternative solution for achieving high resolution for low-power biomedical applications is the hybrid architecture of SAR and  $\Delta\Sigma$  conversions, as shown in Figure 15 [63]. It performs a successive approximation conversion in the first phase and  $\Delta\Sigma$  conversion in the next phase with the residue from the previous phase. Thus, it can achieve more resolution than conventional SAR ADCs, and much shorter conversion time than typical  $\Delta\Sigma$  ADCs.

In addition, there are other alternative ADC architectures such as an asynchronous level-crossing ADC [66] and a bio-inspired ADC with successive integrate-and-fire operation [67].

# 6. LOW-POWER DIGITAL CIRCUIT DESIGN TECHNIQUES

Integration of digital circuits enables versatile programmable functionality in wireless sensor applications. Digital post-processing reduces the amount of data significantly,



**FIGURE 14** An incremental  $\Delta\Sigma$  ADC that directly interfaces biopotential signals [62].



**FIGURE 15** A SAR- $\Delta\Sigma$  hybrid architecture [63].

relaxing the power consumption in data communications. For example, digital pattern recognition embedded in wearable sensors is capable of detecting epileptic seizures without communicating all the data over a wireless link, leading to much power savings for the overall system [18,68]. In addition, various digital feedback and control signals may offer more adaptive functionality and better performance to the sensor operation.

Power dissipation in digital circuits is related to four factors — activity factor  $\alpha$  relating the probability of a switching event, capacitance of the circuit C, clock frequency  $f_{CLK}$ , and power supply voltage  $V_{DD}$ :

$$P_{avg} = \alpha C V_{DD}^2 f_{CLK} \tag{21}$$

The strategies to reduce power dissipation in digital circuits are simple: minimize each of the four factors.

## 6.1 Minimum Energy Design Methodology

Lowering power supply voltage  $V_{\rm DD}$  reduces the current drain in digital circuits drastically, and slows down the operation speed. To execute a given operation, operation of the digital circuit with lower  $V_{\rm DD}$  normally consumes less active energy, but drains larger leakage current due to longer operation time. Therefore, an optimized  $V_{\rm DD}$ , which is called the minimum energy point (MEP), exists where the power consumption for an operation is minimized considering both the active and leakage energy consumption [69–70]. The active energy consumption is as follows:

$$E_{ACTIVE} = C_{eff} V_{DD}^2 (22)$$

where  $C_{eff}$  is the average effective switched capacitance per the given operation. The leakage energy per the operation is given by

$$E_{LEAK} = \beta C_{eff} L_{DP} V_{DD}^2 e^{-\frac{V_{DD}}{n\phi_t}}$$
(23)

where  $\beta$  is a constant, and  $L_{DP}$  is the logic depth of the critical path. The total energy consumption is the summation of the two energy components:

$$E_{TOTAL} = C_{eff} V_{DD}^2 \left( 1 + \beta L_{DP} e^{-\frac{V_{DD}}{n\phi_t}} \right)$$
 (24)

Figure 16 illustrates the location of the MEP as a balance between the active and leakage energies where the total energy is at the minimum. The MEP can vary by temperature and workload.



Several other techniques have been developed for optimizing the balance between high-performance and low-power digital circuits. We briefly outline a few of the prevailing techniques under continued development, each targeting one or more of the factors determining the power-performance trade-off:

- $V_{DD}$ : dynamic voltage scaling, voltage domain design, etc.
- Activity factor  $\alpha$ : disabling of unused logics, clock gating, etc.
- Capacitance *C*: advances in CMOS technology, gate sizing, floorplanning for reducing wire lengths, etc.
- Clock frequency  $f_{CLK}$ : dynamic frequency scaling, etc.
- Architectural methodologies: parallel processing, pipelining, retiming, unfolding/ folding, etc.
- Leakage power: exploiting diversity in multiple threshold voltage devices, power gating, etc.

The details of these and other low-power digital circuit and architectural techniques are beyond the scope of this chapter and can be found in other books and papers, e.g., [68, 71–75].

# 7. ARCHITECTURAL DESIGN FOR LOW-POWER BIOPOTENTIAL ACQUISITION

System-level architectural design may lead to significant advances in minimizing power consumption without compromising performance. Block-level design approaches should be considered before optimization within each block. This section reviews architectural design choices for low-power biopotential acquisition with some examples.

# 7.1 Architectural Design Strategies

An intelligent choice for functional block allocation in a system can result in significant improvements in power consumption and performance of the whole system. A typical architecture of wearable biopotential sensors comprises an analog front-end, a digital signal processor, an ADC between the two, an RF transmitter, and a power harvesting and management unit as shown in Figure 17.

Preprocessing inside of the sensor is more favorable than transmitting all raw data out, particularly in high-dimensional or high-bandwidth sensor applications where the amount of useful information may be significantly lower than the data rate requirements of the raw signals. Transmitting the processed data instead of all raw data reduces power



FIGURE 17 General architecture for wireless biopotential acquisition.

consumption in the RF transmitter considerably. In the aforementioned example of seizure detection in EEG sensing, 18 electrodes produce 200-Hz 12-bit data resulting in a total data rate of 43.2 kbps. Employing digital processing for feature extraction and seizure detection reduces the data bandwidth to 2 kbps with a 10-fold reduction in power dissipation [18,68].

Equally importantly, energy-efficient analog preprocessing can lead to significant reduction of data bandwidth and power in the ADC and the digital block. A low-power ADC and digital blocks can substitute a high-performance ADC and digital signal processor. For example, typical EEG/ECoG-based brain-computer interface applications do not need raw data, but spectral characteristics of the recordings. Thus, extracting spectral power of the required frequency bands in analog front-end can reduce power dissipation and complexity in the other blocks [76]. There are many other kinds of analog preprocessing for low-power high-performance biosignal processing such as the QRS detection in ECG [77].

Manipulating functional positioning within the analog block is also very important to maximize the performance while minimizing the power consumption. There are various block-level designs in the analog domain for each application-specific requirement. Separating functions into each block can optimize each function respectively, and maximize programmability on gain and bandwidth [17]. Figure 18(a) shows such an architecture comprising an instrumentation amplifier, a variable-gain/bandwidth amplifier, and an ADC driver, which is connected to an ADC. In contrast to the separation of all functions into each block, the other extreme alternative is an architecture combining all of analog signal conditioning function and analog-to-digital conversion into one block, as shown in Figure 18(b). This architecture removes unnecessary power consumption in the VGA/filter stage and the ADC driver. In addition, it achieves digital controllability in gain and bandwidth by changing duty cycle of integration clock and over-sampling ratio [62].



(b)

**BioADC** 

FIGURE 18 Alternative signal acquisition architectures. (a) Standard modular approach with isolated blocks for amplification, filtering, and ADC. (b) Hybrid architecture combining all functions into a single analog block including embedded ADC [62].

## 7.2 Power Domain Design

How the power domains are designed in a system may contribute more to power savings in system performance than improvements by circuit techniques. In most wearable sensors, power is harvested in various ways or supplied from a battery. In any case, the amount of the power is very limited. Therefore, power should be managed wisely. The first step of power management is to design power domains in the system.

Having only one lowest possible power supply in the system is most preferable and does not involve complicated power management schemes and level shifts. However, having different kinds of power levels can be more beneficial in order to reduce the power consumption further. Each block may require different supply voltage,  $V_{DD}$ . A block with narrower voltage dynamic range can operate with a lower  $V_{DD}$ , resulting in lower power. Higher  $V_{DD}$  is necessary for blocks requiring a wide dynamic range. In addition, higher  $V_{DD}$  is favorable for better performance in some applications such as a switch, which requires lowest possible turn-on resistance. [78]. In a system with multi-power domains, more careful design is required at the interfaces where different power levels meet. Many techniques such as level shifting, AC-coupling, etc., can be utilized at the interface.

There are several ways to design multi-power domains. 1) A multiple of power levels can be generated directly from the power-harvesting circuit [79]. This method meets different  $V_{DD}$  requirements of different blocks and optimizes the power consumptions. However, it requires more complex design in the energy-harvesting block. 2) Multiple power levels can be generated by regulators from a high  $V_{DD}$ , which is scavenged or supplied from a battery. This approach can decrease current consumption in some blocks, but the headroom is still wasteful. 3) Contrary to method 2), some higher voltages can be generated from a lower voltage using a power management unit (PMU) such as a charge pump. It can be optimized in terms of power consumption. However, it may induce more complexity because of adding a PMU block [80].

#### 8. PRACTICAL CONSIDERATIONS

Outside of controlled laboratory conditions, the largest noise sources will likely be electromagnetic interference (EMI) and movement artifacts. The most common symptom of EMI is seen as 50/60 Hz power line pickup. Triboelectric charging during subject movement is also a large, albeit less understood, source of interference. As a subject moves, the body to environment potential changes due to charge generation as the body strikes the ground. This can couple into the system just like EMI and is often mistaken for movement artifacts due to electrode-skin displacements.

EMI can be reduced or eliminated by a few simple techniques. Common-mode interference is easily attenuated through the use of a DRL. The technique is well understood and operates by actively biasing the body potential towards a fixed circuit reference potential through the use of negative feedback. This has the effect of reducing the magnitude of common mode interference seen by the amplifiers. Differential pickup of EMI is mitigated through the use of active electrodes where an amplifier is placed in close proximity to the electrode. Alternatively, the use of shielded lead wires is also high effective at

accomplishing the same goal — minimizing the total area of high impedance traces that are susceptible to external electric fields.

Movement artifacts are a difficult challenge due to the lack of quantified metrics and clear design methodology. Any physical displacement between the electrode and the skin will necessarily generate noise, sometimes many orders of magnitude larger than the actual signal. Movement artifacts can be eliminated by increasing the physical coupling pressure between the electrode and skin, but may conflict with the need for subject comfort and wearability. Reducing movement artifacts highly relies on mechanical and industrial design, and solutions are dependent on the specific end application. In addition, electrode–tissue impedance measurement and signal processing techniques can be used to quantify and suppress movement artifacts [3, 48, 81–86].

#### 9. CONCLUSION

This chapter reviewed principles of micropower mixed-signal analog and digital integrated circuit design for non-invasive biopotential sensing in wearable clinical and ambulatory physiological monitoring systems. A systematic approach to  $g_m$ -C circuit design using MOS transistors operating in subthreshold and weak inversion offers high energy and noise efficiency where resolution and bandwidth scale approximately linearly with power consumption. The methodology was illustrated with practical examples of such high-efficiency  $g_m$ -C MOS circuits for front-end amplification, bandpass filtering, and analog-to-digital conversion. A critical factor in the performance of wearable integrated bioinstrumentation is the electrode-body interface, and practical guidelines of front-end circuit design were given.

# Glossary

EEG electroencephalography, electroencephalogram

ECG (EKG) electrocardiography, electrocardiogram

EMG electromyography, electromyogram

FET field-effect transistor

MOS metal-oxide-semiconductor

MOSFET metal-oxide-semiconductor field-effect transistor

NMOS n-channel MOSFET

PMOS p-channel MOSFET

CMOS complementary metal—oxide—semiconductor

BJT bipolar junction transistor

Opamp operational amplifier

OTA operational transconductance amplifier

ADC analog-to-digital converter

DAC digital-to-analog converter

MSB most significant bit

**LSB** least significant bit

SAR successive approximation register

 $\Delta\Sigma$  sigma-delta

REFERENCES 349

#### References

- [1] J.G. Webster, Medical Instrumentation: Application and Design, forth ed., John Wiley & Sons, New York, 2010.
- [2] R.F. Yazicioglu, C. van Hoof, R. Puers, Biopotential Readout Circuits for Portable Acquisition Systems, Springer, The Netherlands, 2009.
- [3] S. Ha, C. Kim, Y.M. Chi, A. Akinin, C. Maier, A. Ueno, et al., Integrated circuits and electrode interfaces for noninvasive physiological monitoring, IEEE Trans. Biomed. Eng. 61 (2014) 1522–1537.
- [4] Y.M. Chi, T.-P. Jung, G. Cauwenberghs, Dry-Contact and Noncontact Biopotential Electrodes: Methodological Review, IEEE Rev. Biomed. Eng. 3 (2010) 106–119.
- [5] A. Baba, M. Burke, Measurement of the electrical properties of ungelled ECG electrodes, Int. J. Biol. Biomed. Eng. 2 (2008) 89–97.
- [6] E. Huigen, A. Peper, C.A. Grimbergen, Investigation into the origin of the noise of surface electrodes, Med. Biol. Eng. Comput. 40 (2002) 332–338.
- [7] C. Mead, Introduction to VLSI Systems, Addison Wesley, 1979.
- [8] R. Sarpeshkar, Ultra Low Power Bioelectronics: Fundamentals, Biomedical Applications, and Bio-Inspired Systems, Cambridge University Press, Cambridge, 2010.
- [9] R. Sarpeshkar, T. Delbruck, C.A. Mead, White noise in MOS transistors and resistors, IEEE Circuits Devices Mag. 9 (1993) 23–29.
- [10] Mcworther, A. L. (1955). 1/f noise and related surface effects in germanium, Sc. D. Thesis, Cambridge: Massachusetts Institute of Technology.
- [11] A. Van der Ziel, Unified presentation of 1/f noise in electron devices: fundamental 1/f noise sources, Proc. IEEE 76 (1988) 233-258.
- [12] K. Roy, S. Mukhopadhyay, H. Mahmoodi-Meimand, Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits, Proc. IEEE 91 (2003) 305–327.
- [13] R.R. Harrison, C. Charles, A low-power low-noise CMOS amplifier for neural recording applications, IEEE J. Solid State Circuits 38 (2003) 958–965.
- [14] R.F. Yazicioglu, P. Merken, R. Puers, C. van Hoof, A 200 μW Eight-Channel EEG Acquisition ASIC for Ambulatory EEG Systems, IEEE J. Solid State Circuits 43 (2008) 3025–3038.
- [15] X.D. Zou, X.Y. Xu, L.B. Yao, Y. Lian, A 1-V 450-nW Fully Integrated Programmable Biomedical Sensor Interface Chip, IEEE J. Solid State Circuits 44 (2009) 1067–1077.
- [16] N. Verma, A. Shoeb, J. Bohorquez, J. Dawson, J. Guttag, A.P. Chandrakasan, A Micro-Power EEG Acquisition SoC With Integrated Feature Extraction Processor for a Chronic Seizure Detection System, IEEE J. Solid State Circuits 45 (2010) 804–816.
- [17] M.J. Burke, D.T. Gleeson, A micropower dry-electrode ECG preamplifier, IEEE Trans. Biomed. Eng. 47 (2000) 155–162.
- [18] R.R. Harrison, The design of integrated circuits to observe brain activity, Proc. IEEE 96 (2008) 1203–1216.
- [19] M.S.J. Steyaert, W.M.C. Sansen, Z.Y. Chang, A Micropower Low-Noise Monolithic Instrumentation Amplifier for Medical Purposes, IEEE J. Solid State Circuits 22 (1987) 1163–1168.
- [20] C.C. Enz, F. Krummenacher, E.A. Vittoz, An analytical MOS transistor model valid in all regions of operation and dedicated to low-voltage and low-current applications, Analog Integr. Circuits Signal Process. 8 (1995) 83–114.
- [21] F. Silveira, D. Flandre, P.G.A. Jespers, A g<sub>m</sub>/I<sub>D</sub> based methodology for the design of CMOS analog circuits and its application to the synthesis of a silicon-on-insulator micropower OTA, IEEE J. Solid State Circuits 31 (1996) 1314–1319.
- [22] H. Nyquist, Thermal agitation of electric charge in conductors, Phys. Rev. 32 (1928) 110-113.
- [23] J.B. Johnson, Thermal agitation of electricity in conductors, Phys. Rev. 32 (1928) 97–109.
- [24] C.C. Enz, G.C. Temes, Circuit techniques for reducing the effects of op-amp imperfections: Autozeroing, correlated double sampling, and chopper stabilization, Proc. IEEE 84 (1996) 1584–1614.
- [25] K.C. Hsieh, P.R. Gray, D. Senderowicz, D.G. Messerschmitt, A Low-Noise Chopper-Stabilized Differential Switched-Capacitor Filtering Technique, IEEE J. Solid State Circuits 16 (1981) 708–715.
- [26] C.C. Enz, E.A. Vittoz, F. Krummenacher, A CMOS chopper amplifier, IEEE J. Solid State Circuits 22 (1987) 335–342.

- [27] C. Menolfi, Q.T. Huang, A low-noise CMOS instrumentation amplifier for thermoelectric infrared detectors, IEEE J. Solid State Circuits 32 (1997) 968–976.
- [28] R. Wu, K.A.A. Makinwa, J.H. Huijsing, A Chopper Current-Feedback Instrumentation Amplifier With a 1 mHz 1/f Noise Corner and an AC-Coupled Ripple Reduction Loop, IEEE J. Solid State Circuits 44 (2009) 3232–3243.
- [29] T. Denison, K. Consoer, W. Santa, A.T. Avestruz, J. Cooley, A. Kelly, A 2 μW 100 nV/√Hz chopper-stabilized instrumentation amplifier for chronic measurement of neural field potentials, IEEE J. Solid State Circuits 42 (2007) 2934–2945.
- [30] J.W. Xu, R.F. Yazicioglu, B. Grundlehner, P. Harpe, K.A.A. Makinwa, C. Van Hoof, A 160 mu W 8-Channel Active Electrode System for EEG Monitoring, IEEE Trans. Biomed. Circuits Syst. 5 (2011) 555–567.
- [31] C. Menolfi, Q.T. Huang, A fully integrated, untrimmed CMOS instrumentation amplifier with submicrovolt offset, IEEE J. Solid State Circuits 34 (1999) 415–420.
- [32] R. Burt, J. Zhang, A micropower chopper-stabilized operational amplifier using a SC notch filter with synchronous integration inside the continuous-time signal path, IEEE J. Solid State Circuits 41 (2006) 2729–2736.
- [33] R.F. Yazicioglu, P. Merken, R. Puers, C. Van Hoof, A 60 μW 60 nV/√Hz Readout Front-End for Portable Biopotential Acquisition Systems, IEEE J. Solid State Circuits 42 (2007) 1100−1110.
- [34] T. Delbruck, C.A. Mead, Adaptive photoreceptor with wide dynamic range, Proc. 1994 IEEE Int. Symp. Circuits Syst. 1994 (4) (1994) 339–342.
- [35] H. Wu, Y.P. Xu, A 1 V 2.3/spl mu/W Biomedical Signal Acquisition IC, 2006 IEEE Int. Solid State Circuits Conf. Dig. Tech. Papers (2006) 119–128.
- [36] W. Wattanapanitch, M. Fee, R. Sarpeshkar, An Energy-Efficient Micropower Neural Recording Amplifier, IEEE Trans. Biomed. Circuits Syst. 1 (2007) 136–147.
- [37] R.H. Olsson, D.L. Buhl, A.M. Sirota, G. Buzsaki, K.D. Wise, Band-tunable and multiplexed integrated circuits for simultaneous recording and stimulation with microelectrode arrays, IEEE Trans. Biomed. Eng. 52 (2005) 1303–1311.
- [38] M.S. Chae, Z. Yang, M.R. Yuce, L. Hoang, W.T. Liu, A 128-Channel 6 mW Wireless Neural Recording IC With Spike Feature Extraction and UWB Transmitter, IEEE Trans. Neural Syst. Rehabil. Eng. 17 (2009) 312–321.
- [39] X. Zou, X. Xu, L. Yao, Y. Lian, A 1-V 450-nW Fully Integrated Programmable Biomedical Sensor Interface Chip, IEEE J. Solid State Circuits 44 (2009) 1067–1077.
- [40] M.T. Shiue, K.W. Yao, C.S.A. Gong, Tunable high resistance voltage-controlled pseudo-resistor with wide input voltage swing capability, Electron. Lett. 47 (2011) 377–378.
- [41] E. Sackinger, W. Guggenbuhl, A High-Swing, High-Impedance MOS Cascode Circuit, IEEE J. Solid State Circuits 25 (1990) 289–298.
- [42] J.L. Bohorquez, M. Yip, A.P. Chandrakasan, J.L. Dawson, A Biomedical Sensor Interface With a *sinc* Filter and Interference Cancellation, IEEE J. Solid State Circuits 46 (2011) 746–756.
- [43] B.B. Winter, J.G. Webster, Reduction of Interference Due to Common-Mode Voltage in Biopotential Amplifiers, IEEE Trans. Biomed. Eng. 30 (1983) 58–62.
- [44] B.B. Winter, J.G. Webster, Driven-Right-Leg Circuit-Design, IEEE Trans. Biomed. Eng. 30 (1983) 62-66.
- [45] L. Fay, V. Misra, R. Sarpeshkar, A Micropower Electrocardiogram Amplifier, IEEE Trans. Biomed. Circuits Syst. 3 (2009) 312–320.
- [46] T. Degen, H. Jackel, Enhancing interference rejection of preamplified electrodes by automated gain adaption, IEEE Trans. Biomed. Eng. 51 (2004) 2031–2039.
- [47] M.A. Haberman, E.M. Spinelli, A Multichannel EEG Acquisition Scheme Based on Single Ended Amplifiers and Digital DRL, IEEE Trans. Biomed. Circuits Syst. 6 (2012) 614–618.
- [48] N. Van Helleputte, S. Kim, H. Kim, J.P. Kim, C. Van Hoof, R.F. Yazicioglu, A 160 μA Biopotential Acquisition IC With Fully Integrated IA and Motion Artifact Suppression, IEEE Trans. Biomed. Circuits Syst. 6 (2012) 552–561.
- [49] Q.W. Fan, F. Sebastiano, J.H. Huijsing, K.A.A. Makinwa, A 1.8 mu W 60 nV/√Hz Capacitively-Coupled Chopper Instrumentation Amplifier in 65 nm CMOS for Wireless Sensor Nodes, IEEE J. Solid State Circuits 46 (2011) 1534−1543.
- [50] Y.M. Chi, C. Maier, G. Cauwenberghs, Ultra-High Input Impedance, Low Noise Integrated Amplifier for Noncontact Biopotential Sensing, IEEE J. Emerg. Sel. Top. Circuits Syst. 1 (2011) 526–535.

REFERENCES 351

- [51] N. Verma, A.P. Chandrakasan, An ultra low energy 12-bit rate-resolution scalable SAR ADC for wireless sensor nodes, IEEE J. Solid State Circuits 42 (2007) 1196–1205.
- [52] L. Yan, J. Yoo, B. Kim, H.J. Yoo, A 0.5-µV<sub>rms</sub> 12-µW Wirelessly Powered Patch-Type Healthcare Sensor for Wearable Body Sensor Network, IEEE J. Solid State Circuits 45 (2010) 2356–2365.
- [53] S. Lee, L. Yan, T. Roh, S. Hong, H.J. Yoo, A 75  $\mu$ W Real-Time Scalable Body Area Network Controller and a 25 mu W ExG Sensor IC for Compact Sleep Monitoring Applications, IEEE J. Solid State Circuits 47 (2012) 323–334.
- [54] J. Yoo, L. Yan, D. El-Damak, M.A. Bin Altaf, A.H. Shoeb, A.P. Chandrakasan, An 8-Channel Scalable EEG Acquisition SoC With Patient-Specific Seizure Classification and Recording Processor, IEEE J. Solid State Circuits 48 (2013) 214–228.
- [55] M. Khayatzadeh, X. Zhang, J. Tan, W.S. Liew, Y. Lian, A 0.7-V 17.4-uW 3-Lead Wireless ECG SoC, IEEE Trans. Biomed. Circuits Syst. 7 (2013) 583-592.
- [56] Y.-J. Min, H.-K. Kim, Y.-R. Kang, G.-S. Kim, J. Park, S.-W. Kim, Design of Wavelet-Based ECG Detector for Implantable Cardiac Pacemakers, IEEE Trans. Biomed. Circuits Syst. 7 (2013) 426–436.
- [57] J.L. Mccreary, P.R. Gray, All-MOS Charge Redistribution Analog-to-Digital Conversion Techniques-Part I, IEEE J. Solid State Circuits 10 (1975) 371–379.
- [58] R.E. Suarez, P.R. Gray, D.A. Hodges, All-MOS Charge Redistribution Analog-to-Digital Conversion Techniques-Part II, IEEE J. Solid State Circuits 10 (1975) 379–385.
- [59] A. Agnes, E. Bonizzoni, P. Malcovati, F. Maloberti, A 9.4-ENOB 1 V 3.8 µW 100 kS/s SAR ADC with Time-Domain Comparator, 2008 IEEE Int. Solid State Circuits Conf. Dig. Tech. Papers (2008) 246–610.
- [60] B.P. Ginsburg, A.P. Chandrakasan, An energy-efficient charge recycling approach for a SAR converter with capacitive DAC, Proc. 2005 IEEE Int. Symp. Circuits Syst. (2005) 184–187.
- [61] M. Mollazadeh, K. Murari, G. Cauwenberghs, N. Thakor, Micropower CMOS Integrated Low-Noise Amplification, Filtering, and Digitization of Multimodal Neuropotentials, IEEE Trans. Biomed. Circuits Syst. 3 (2009) 1–10.
- [62] Y.M. Chi, G. Cauwenberghs, Micropower integrated bioamplifier and auto-ranging ADC for wireless and implantable medical instrumentation, 2010 Proc. Eur. Solid State Circuits Conf. (2010) 334–337.
- [63] S. Ha, J. Park, Y.M. Chi, J. Viventi, J. Rogers, G. Cauwenberghs, 85 dB dynamic range 1.2 mW 156 kS/s biopotential recording IC for high-density ECoG flexible active electrode array, 2013 Proc. Eur. Solid State Circuits Conf. (2013) 141–144.
- [64] J. Garcia, S. Rodriguez, A. Rusu, A Low-Power CT Incremental 3rd Order Sigma Delta ADC for Biosensor Applications, IEEE Trans. Circuits Syst. I Regul. Papers 60 (2013) 25–36.
- [65] J.R. Custodio, J. Goes, N. Paulino, J.P. Oliveira, E. Bruun, A 1.2-V 165-mu W 0.29-mm(2) Multibit Sigma-Delta ADC for Hearing Aids Using Nonlinear DACs and With Over 91 dB Dynamic-Range, IEEE Trans. Biomed. Circuits Syst. 7 (2013) 376–385.
- [66] L. Yongjia, Z. Duan, W.A. Serdijn, A Sub-Microwatt Asynchronous Level-Crossing ADC for Biomedical Applications, IEEE Trans. Biomed. Circuits Syst. 7 (2013) 149–157.
- [67] H.Y. Yang, R. Sarpeshkar, A Bio-Inspired Ultra-Energy-Efficient Analog-to-Digital Converter for Biomedical Applications, IEEE Trans. Circuits Syst. I Regul. Papers 53 (2006) 2349–2356.
- [68] A.P. Chandrakasan, R.W. Brodersen, Minimizing power-consumption in digital CMOS circuits, Proc. IEEE 83 (1995) 498–523.
- [69] A. Wang, A. Chandrakasan, A 180-mV subthreshold FFT processor using a minimum energy design methodology, IEEE J. Solid State Circuits 40 (2005) 310–319.
- [70] Y.K. Ramadass, A.P. Chandrakasan, Minimum energy tracking loop with embedded DC-DC converter enabling ultra-low-voltage operation down to 250 mV in 65 nm CMOS, IEEE J. Solid State Circuits 43 (2008) 256–265.
- [71] A.P. Chandrakasan, S. Sheng, R.W. Brodersen, Low-power CMOS digital design, IEEE J. Solid State Circuits 27 (1992) 473–484.
- [72] J.M. Rabaey, A. Chandrakasan, B. Nikolic, Digital Integrated Circuits: A Design Perspective, second ed., Prentice Hall, 2003.
- [73] C. Piguet, Low-Power Electronics Design, first ed., CRC Press, 2005.
- [74] N. Weste, D. Harris, CMOS VLSI Design: A Circuits and Systems Perspective, forth ed., Addison-Wesley, 2010

- [75] P.R. Panda, A. Shrivastava, B.V.N. Silpa, K. Gummidipudi, Power Efficient System Design, first ed., Springer, 2010.
- [76] F. Zhang, A. Mishra, A.G. Richardson, B. Otis, A Low-Power ECoG/EEG Processing IC With Integrated Multiband Energy Extractor, IEEE Trans. Circuits Syst. I Regul. Papers 58 (2011) 2069–2082.
- [77] Y.-J. Min, H.-K. Kim, Y.-R. Kang, G.-S. Kim, J. Park, S.-W. Kim, Design of Wavelet-Based ECG Detector for Implantable Cardiac Pacemakers, IEEE Trans. Biomed. Circuits Syst. 7 (2013) 426–436.
- [78] D. Park, S. Cho, Design Techniques for a Low-Voltage VCO With Wide Tuning Range and Low Sensitivity to Environmental Variations, IEEE Trans. Microw. Theory Tech. 57 (2009) 767–774.
- [79] K. Chen, Y.-K. Lo, W. Liu, A 37.6 mm<sup>2</sup> 1024-channel high-compliance-voltage SoC for epiretinal prostheses, 2013 IEEE Int. Solid State Circuits Conf. Dig. Tech. Papers (2013) 294–295.
- [80] D. Han, Y. Zheng, R. Rajkumar, G. Dawe, M. Je, A 0.45 V 100-channel neural-recording IC with sub-μW/channel consumption in 0.18 μm CMOS, Trans. Biomed. Circuits Syst. 7 (2013).
- [81] S. Kim, R.F. Yazicioglu, T. Torfs, B. Dilpreet, P. Julien, C. Van Hoof, A 2.4 μA continuous-time electrode-skin impedance measurement circuit for motion artifact monitoring in ECG acquisition systems, Proc. Symp. VLSI Circuits Digest Techn. Papers (2010) 219–220.
- [82] R. Yazicioglu, S. Kim, T. Torfs, H. Kim, C. Van Hoof, A 30 µW analog signal processor ASIC for portable biopotential signal monitoring, IEEE J. Solid-State Circuits 46 (2011) 209–223.
- [83] D. Buxi, S. Kim, N. van Helleputte, M. Altini, J. Wijsman, R.F. Yazicioglu, et al., Correlation between electrode-tissue impedance and motion artifact in biopotential recordings, IEEE Sens. J. 12 (2012) 3373–3383.
- [84] A. Griffiths, A. Das, B. Fernandes, P. Gaydecki, A portable system for acquiring and removing motion artefact from ECG signals, J. Phys. Conf. Ser. 76 (2007) 012038.
- [85] S. Kim, H. Kim, N. Van Helleputte, C. Van Hoof, R.F. Yazicioglu, Real time digitally assisted analog motion artifact reduction in ambulatory ECG monitoring system, Proc. 34th Annu. Int. Conf. IEEE Eng. Med. Biol. Soc (2012) 2096–2099.
- [86] H. Kim, S. Kim, N. Van Helleputte, T. Berset, G. Di, I. Romero, et al., Motion artifact removal using cascade adaptive filtering for ambulatory ECG monitoring system, Proc. 2012 IEEE Biomed. Circuits Syst. Conf (2012) 160–163.